公司名称:誉诚(深圳)实业科技有限公司

联系人:朱小姐 女士 (销售)

电话:0755-29309513

传真:0755-29309513

手机:13560767759

MSP430G2403IRHB32T/MSP430F6721IPN

发布时间:2020年11月19日

详细说明

Loss of Input Clock (NMI Watchdog Function)The2806xdevicesmaybeclockedfromeitheroneoftheinternalzero-pinoscillators(INTOSC1/INTOSC2), the on-chip crystal oscillator, or from an external clock input. Regardless of theclock source, in PLL-enabled and PLL-bypass mode, if the input clock to the PLL vanishes, the PLL willissue a limp-mode clock at its output. This limp-mode clock continues to clock the CPU and peripherals ata typical frequency of 1–5 MHz.When the limp mode is activated, a CLOCKFAIL signal is generated that is latched as an NMI interrupt.Depending on how the NMIRESETSEL bit has been configured, a reset to the device can be firedimmediately or the NMI watchdog counter can issue a reset when it overflows. In addition to this, theMissing Clock Status (MCLKSTS) bit is set. The NMI interrupt could be used by the application to detectthe input clock failure and initiate necessary corrective action such as switching over to an alternativeclock source (if available) or initiate a shut-down procedure for the system.If the software does not respond to the clock-fail condition, the NMI watchdog triggers a reset after apreprogrammed time interval. Figure 2-15 shows the interrupt mechanisms involved.
CPU-Watchdog ModuleThe CPU-watchdog module on the 2806x device is similar to the one used on the 281x/280x/283xxdevices. This module generates an output pulse, 512 oscillator clocks wide (OSCCLK), whenever the 8-bitwatchdog up counter has reached its maximum value. To prevent this, the user must disable the counteror the software must periodically write a 0x55 + 0xAA sequence into the watchdog key register that resetsthe watchdog counter. Figure 2-16 shows the various functional blocks within the watchdog modul

誉诚(深圳)实业科技有限公司


联系人:朱小姐 女士 (销售)
电 话:0755-29309513
传 真:0755-29309513
手 机:13560767759
Q Q:
地 址:中国广东深圳市深圳市前海深港合作区前湾一路1号A栋201室
邮 编:
网 址:http://siruitegs.qy6.com(加入收藏)